Innovative Built-In Screening Methodology: Driving Towards Zero Defects in Automotive Microelectronics

Introducing a built-in screening methodology to detect gate oxide and crystal defects in automotive microelectronics, enhancing reliability and reducing costs. This innovative approach minimizes the need for traditional external testing, ensuring robust quality assurance and moving closer to the industry’s goal of zero defects.

The automotive industry, synonymous with precision, safety, and reliability, continually strives to improve the quality and durability of its components. One critical area of concern is the reliability of microelectronic devices, particularly in environments where failure could have catastrophic consequences. As technology advances, vehicles increasingly rely on electronic components for safety, performance, and efficiency. This has necessitated a relentless pursuit of zero defects in automotive microelectronics. This pursuit is driven by stringent quality standards, such as those set by ISO/TS 16949 and IATF 16949, which require manufacturers to adopt robust methodologies to ensure component reliability.

In this context, traditional defect screening methodologies, while effective to some extent, present limitations in cost, time, and scalability. The paper “A New Built-In Screening Methodology to Achieve Zero Defects in the Automotive Environment” by Vezio Malandruccolo et al. introduces an innovative approach to addressing these challenges. This methodology incorporates built-in reliability testing for detecting gate oxide and crystal defects, aiming to enhance defect detection while reducing the need for extensive external testing equipment.

Understanding Gate Oxide and Crystal Defects

Gate oxide and crystal defects are significant factors in the reliability of microelectronic devices used in automotive applications. These defects can lead to early failures, compromising the safety and functionality of vehicles. The gate oxide, a thin insulating layer in MOS transistors, is susceptible to defects such as pinholes, which can cause breakdowns at lower electric field strengths. These are categorized as Class A defects. Class B defects are extrinsic oxides that fail below the intrinsic breakdown voltage, while Class C defects fail due to intrinsic breakdown above a certain electric field threshold.

Crystal defects, including dislocations and stacking faults, are either inherent in the bulk silicon or induced during manufacturing processes like epitaxial growth and ion implantation. These defects can act as gettering sites for dopant atoms and contaminants, creating highly conductive paths that degrade device performance over time. As these defects accumulate or coalesce, they can lead to device failures, making their detection and mitigation critical in achieving zero defects.

Traditional Screening Methodologies and Their Limitations

1. Gate Stress Test (GST)

The Gate Stress Test is a widely used method for screening gate oxide defects. It involves applying a high voltage pulse to the gate of MOS transistors through Automatic Test Equipment (ATE). This stress aims to force weak or defective gate oxides into breakdown, detectable through leakage current measurements. However, the traditional GST methodology has several drawbacks:

  • Cost and Complexity: Traditional GST requires expensive ATE, dedicated test pads, and additional circuitry, leading to increased manufacturing costs.
  • Limited Accessibility: GST often cannot be applied after device packaging, as the necessary test pads are not accessible, making it impossible to screen for defects introduced during packaging.
  • Reduced Parallelization: The methodology’s reliance on ATE limits the number of devices that can be tested simultaneously, affecting scalability.
  • Pre-damage Risk: Repeated handling and testing increase the risk of electrostatic discharge (ESD) damage, potentially introducing defects.

2. Drain Leakage Test (DLT)

The Drain Leakage Test is used to screen for crystal defects by measuring leakage current at the drain terminal of a transistor under stress. Similar to GST, this method applies a high voltage pulse, followed by measuring leakage current to detect the presence of defects. The traditional DLT approach also faces challenges:

  • Efficiency of Stress Application: Voltage pulses may not consistently produce permanent damage, leading to inconsistent test results.
  • Need for Direct Access: The requirement for direct access to drain contacts limits the application of DLT, especially in modern designs where large power transistors are used internally.
  • Burn-In Requirements: DLT often needs to be conducted under burn-in conditions, where devices are stressed at elevated temperatures, increasing the complexity and cost of the screening process.

%

automotive electronic failures

Approximately 40% of automotive electronic failures are due to defects in microelectronic components, underscoring the critical need for effective screening and reliability testing methodologies.

Source: Accenture, “Automotive Electronics: Improving Product Quality, Reliability and Safety” Report, 2019.

%

built-in self-test (BIST) techniques

The implementation of built-in self-test (BIST) techniques in automotive electronics can reduce testing costs by up to 30%, while significantly increasing defect detection rates.

Source: IEEE Access, “Built-In Self-Test (BIST) for Automotive Electronics: Trends, Benefits, and Challenges,” 2020.

Introducing the New Built-In Screening Methodology

To address the limitations of traditional GST and DLT methodologies, the paper proposes a novel built-in screening approach that integrates all necessary testing functionalities into the device itself. This built-in testing approach allows each chip to conduct its stress tests autonomously, thus enhancing the screening process’s efficiency and scalability.

1. Working Principle of the Built-In GST and DLT

The built-in screening methodology operates by integrating embedded circuitry capable of generating high voltage stress and monitoring leakage currents directly on the chip. This approach uses the device’s own power supply (e.g., the battery pin VS) to apply the necessary voltage stress, eliminating the need for additional test pads or ATE connections. Key components include:

  • High Voltage Generation: A built-in high voltage generator applies the stress to gate oxides or drain terminals.
  • Leakage Current Monitoring: Embedded circuitry measures the leakage current, comparing it against predefined thresholds to identify defective devices.
  • Digital Control Logic: Internal logic controls the timing and application of stress, ensuring precise testing conditions.

2. Advantages of Built-In GST and DLT

The built-in approach offers several advantages over traditional methods:

  • Cost Reduction: By eliminating the need for external ATE and test pads, the built-in method reduces both equipment and testing costs.
  • Increased Parallelization: Testing can be conducted simultaneously on a large number of devices, significantly increasing throughput and efficiency.
  • Post-Packaging Testing: Built-in GST and DLT can be applied to packaged devices, enabling defect detection at later stages of production and reducing the need for burn-in.
  • Minimized Pre-Damage: The reduced handling and direct integration of testing capabilities minimize the risk of introducing defects during the screening process.

Detailed Circuit Description

The implementation of built-in GST and DLT involves specific design considerations to handle high voltages and accurately measure leakage currents without introducing significant voltage drops. The proposed circuit design includes several key sections:

1. BIAS Section

The BIAS section manages the application of high voltage stress to the gate or drain. It uses a combination of high voltage DMOS (HV-DMOS), medium voltage CMOS (MV-CMOS), and low voltage CMOS (LV-CMOS) transistors to create a controlled environment for stress application. This section ensures that the stress voltage is applied without causing damage to the device under test or the built-in circuitry itself.

2. GST Section

The GST section is responsible for applying gate stress and monitoring the resulting leakage current. It includes:

  • Protection Switch: This switch disconnects the gate driver from the gate during stress, preventing damage to the gate driver circuitry.
  • Stress Switch: This switch applies the high voltage stress to the gate, controlled by digital logic signals.
  • Discharging Mechanism: After stress application, the gate is safely discharged to avoid residual high voltage that could affect subsequent operations.

3. DLT Section

The DLT section mirrors the functionality of the GST section but is designed for stress application at the drain terminal. It includes isolation mechanisms to ensure that stress is only applied during testing, with no impact on normal device operation.

4. Current Monitoring

Accurate measurement of leakage current is critical for defect detection. The built-in circuit includes current mirrors and comparators to monitor leakage current against predefined thresholds. These components are designed to provide high accuracy while operating within the voltage constraints of the device.

Layout and SPICE Simulations

The proposed built-in screening circuit was implemented in a layout that occupies approximately 10% of the area of a single LDMOS transistor. SPICE simulations were conducted to validate the design, demonstrating the effective operation of the built-in GST and DLT under various stress conditions. Key findings from the simulations include:

  • The built-in circuits successfully applied high voltage stress to gate and drain terminals, with controlled rise and fall times to prevent damage.
  • Leakage currents were accurately measured, with thresholds set to detect defect levels typical in automotive applications.
  • The digital control logic effectively managed stress application and leakage monitoring, ensuring reliable defect detection.

Conclusion

The introduction of built-in screening methodologies for GST and DLT represents a significant advancement in achieving zero defects in automotive microelectronics. By integrating testing capabilities directly into the device, manufacturers can reduce costs, increase throughput, and improve the reliability of defect detection. This approach addresses the limitations of traditional methodologies, offering a scalable, efficient, and cost-effective solution to the stringent quality demands of the automotive industry.

The shift towards built-in testing aligns with broader trends in microelectronics, where increasing integration and miniaturization necessitate new approaches to quality assurance. As vehicles become more reliant on electronic systems, methodologies that enhance the reliability and safety of these components will continue to be a critical focus for automotive manufacturers and researchers alike.

References

  • Ciappa M. (2001). Some reliability aspects of IGBT modules for high-power applications. Modeling the gate oxide reliability. Konstanz: Hartung-Gorre, pp. 107-140.
  • Mica I., Polignano M.L., Carnevale G., Ghezzi P., Brambilla M., Cazzaniga F., et al. (2002). Crystal defects and junction properties in the evolution of device fabrication technology. J. Phys: Condens Matter, 14, 13403-13410.
  • Siegelin F., Stuffer A. Dislocation related leakage in advanced CMOS devices. Proceedings of the 31st international symposium for testing and failure analysis.
  • Malandruccolo V., Ciappa M., Rothleitner H., Fichtner W. (2009). New on-chip screening of gate oxides in smart power devices for automotive applications. Reliability physics symposium, IRPS, pp. 573-578.

Wanna know more? Let's dive in!

Singapore 2019

Duration: 2 weeks Cities: Osaka, Tokyo, Hiroshima, Kyoto Miles Travelled: 9,000Japan in spring is pure magic. Spring felt like a moment suspended in time. The cherry blossoms were at their peak, casting a soft pink glow over temple roofs and narrow cobblestone lanes....

read more

Hawaii 2015

Duration: 2 weeks Cities: Honolulu Miles Travelled: 7,000Our trip to Hawaii was truly a once-in-a-lifetime experience, filled with breathtaking landscapes, warm hospitality, and unforgettable moments. We stayed in Honolulu on the island of Oahu, where the vibrant mix...

read more

North East England 2024

Duration: 2 weeks Cities: Durham, Beamish Miles Travelled: 200Traveling to North East England offers a unique blend of history, culture, and character that stays with you long after you leave. One of the highlights is the enchanting city of Durham. Its cobbled streets...

read more
Japan 2019

Japan 2019

Duration: 2 weeks Cities: Osaka, Tokyo, Hiroshima, Kyoto Miles Travelled: 9,000Japan in spring is pure magic. Spring felt like a moment suspended in time. The cherry blossoms were at their peak, casting a soft pink glow over temple roofs and narrow cobblestone lanes....

read more
The Future of Lean and Six Sigma

The Future of Lean and Six Sigma

[dsm_gradient_text gradient_text="The Future of Lean and Six Sigma: How ISO 18404 is Shaping the Industry" _builder_version="4.27.0" _module_preset="default" header_font="Questrial|||on|||||" header_text_align="center" header_letter_spacing="5px"...

read more